#### FreeBSD ARM64: Porting on a new board

Emmanuel Vadot manu@FreeBSD.org



BSDCan Ottawa Canada June 8 – 9, 2018

◆□▶ ◆□▶ ◆三▶ ◆三▶ 三三 のへで

# Who am I ?

- ARM Kernel Hacker for 2 and half year
- Self proclaimed maintainer for Allwinner SoCs (and now RockChip)
- Self proclaimed DTS Maintainer in FreeBSD
- U-Boot Maintainer
- Upstream guy in Linux for DTS and U-Boot



# Agenda

- ARM/SoC/SBC
- Bootloader
- Serial
- First kernel boot
- Clocks and Resets
- Clock API



#### What is an SoC ?

- SoC == System On Chip
- ARM does not manufacture processor
- SoC vendor buys IP from ARM for the core
- Sometimes they also buy IP from other companies

イロト 不得下 不良下 不良下

3

An SoC integrates a processor and peripherals

# Single Board Computer

- SBC = Single Board Computer
- Generaly from another company than the SoC one
- Integrates SoC and other chips (PMU, PHY etc ...)
- ► Also adds GPIOs, SD/MMC, ethernet connectors etc ...



# Pine64 Rock64

- RK3328 based SBC
- 1Gbps Ethernet
- USB3
- eMMC socket
- ► ...
- Donated by Pine64, Thank you TL Lim







- It's fun
- You learn a lot



- It's fun
- You learn a lot
- New arm/arm64 boards every month or so Having FreeBSD working on it expand our market



- It's fun
- You learn a lot
- New arm/arm64 boards every month or so Having FreeBSD working on it expand our market
- Porting to a new arch is hard, new SoC not that much







- EFI aware
- FIT Image



- EFI aware
- ► FIT Image
- AArch64 Linux Image



- EFI aware
- FIT Image
- AArch64 Linux Image
- Convert kernel to kernel.bin



- EFI aware
- FIT Image
- AArch64 Linux Image
- Convert kernel to kernel.bin
- But you want EFI aware



Mainline release every two months



- Mainline release every two months
- SoC Vendor pick a release or a random commit



- Mainline release every two months
- SoC Vendor pick a release or a random commit
- Stay on it and patch it



- Mainline release every two months
- SoC Vendor pick a release or a random commit
- Stay on it and patch it
- SBC Vendor patch the SoC Vendor one



- Mainline release every two months
- SoC Vendor pick a release or a random commit
- Stay on it and patch it
- SBC Vendor patch the SoC Vendor one
- Linux Distribution patch the SBC Vendor one



Mainline release every two months



- Mainline release every two months
- SoC Vendor pick a release or a random commit Rockchip fork is based on 2017.09



- Mainline release every two months
- SoC Vendor pick a release or a random commit Rockchip fork is based on 2017.09
- Stay on it and patch it They do upstream some patches to mainline



- Mainline release every two months
- SoC Vendor pick a release or a random commit Rockchip fork is based on 2017.09
- Stay on it and patch it They do upstream some patches to mainline
- SBC Vendor patch the SoC Vendor one Few patches but none upstreamed



- Mainline release every two months
- SoC Vendor pick a release or a random commit Rockchip fork is based on 2017.09
- Stay on it and patch it They do upstream some patches to mainline
- SBC Vendor patch the SoC Vendor one Few patches but none upstreamed
- Linux Distribution patch the SBC Vendor one something like 100 patches, none upstreamed



Using vendor u-boot first



- Using vendor u-boot first
- Decided to use the 'community' build by ayufan



- Using vendor u-boot first
- Decided to use the 'community' build by ayufan
- Produce an sd card image for spi flash burning



- Using vendor u-boot first
- Decided to use the 'community' build by ayufan
- Produce an sd card image for spi flash burning
- And it supports tftpboot



- Using vendor u-boot first
- Decided to use the 'community' build by ayufan
- Produce an sd card image for spi flash burning
- And it supports tftpboot
- andreast@FreeBSD.Org updated to recent u-boot



FreeBSD Kernel try to resolve the /chosen/std{in,out}



- FreeBSD Kernel try to resolve the /chosen/std{in,out}
- Fallback on dtb node named serial0



# Serial

- FreeBSD Kernel try to resolve the /chosen/std{in,out}
- Fallback on dtb node named serial0
- ▶ Node need it's status to be != *disabled*



# Serial

- FreeBSD Kernel try to resolve the /chosen/std{in,out}
- Fallback on dtb node named serial0
- ▶ Node need it's status to be != *disabled*
- There is a good chance that the uart controller is already supported



#### First Boot

#### uart + loader.efi = kernel booting



#### First Boot

- uart + loader.efi = kernel booting
- using a mfsroot can be handy


#### **Device** Driver

Now you can write device drivers !!!



#### **Device** Driver

- Now you can write device drivers !!!
- Well no, you need clocks and resets support first







#### 24Mhz oscilator on the board



- 24Mhz oscilator on the board
- SoC derive some PLLs based on it



- 24Mhz oscilator on the board
- SoC derive some PLLs based on it
- Peripherals clocks are derived from PLLs



- 24Mhz oscilator on the board
- SoC derive some PLLs based on it
- Peripherals clocks are derived from PLLs
- Peripherals clocks can choose between multiples parent



- 24Mhz oscilator on the board
- SoC derive some PLLs based on it
- Peripherals clocks are derived from PLLs
- Peripherals clocks can choose between multiples parent
- Each SoCs is different



- 24Mhz oscilator on the board
- SoC derive some PLLs based on it
- Peripherals clocks are derived from PLLs
- Peripherals clocks can choose between multiples parent
- Each SoCs is different
- Most of the time Vendors reuse the clock models between SoCs



Active/Deactivate the peripheral



#### Resets

- Active/Deactivate the peripheral
- Usually just a bit in one register



#### How to manage clocks

Calling socname\_clock\_blah(uint64\_t freq, bool enable)



#### How to manage clocks

- Calling socname\_clock\_blah(uint64\_t freq, bool enable)
- It means a lot of if/else in driver code
  No generic way to manage clocks and clock/parent
  relationship
  No code rouse between SoCo (or just a little)

No code reuse between SoCs (or just a little)



#### How to manage clocks

- Calling socname\_clock\_blah(uint64\_t freq, bool enable)
- It means a lot of if/else in driver code
  No generic way to manage clocks and clock/parent
  relationship
  No code reuse between SoCs (or just a little)
- Right way is to use the clock api





 First appeared in FreeBSD 11, work done by mmel@FreeBSD.Org



- First appeared in FreeBSD 11, work done by mmel@FreeBSD.Org
- Used for Nvidia Tegra, Allwinner and RockChip SoCs



- First appeared in FreeBSD 11, work done by mmel@FreeBSD.Org
- Used for Nvidia Tegra, Allwinner and RockChip SoCs
- Clock driver registers clocks



- First appeared in FreeBSD 11, work done by mmel@FreeBSD.Org
- Used for Nvidia Tegra, Allwinner and RockChip SoCs
- Clock driver registers clocks
- Driver can enable/disable/change frequency of clock in a SoCs independant way.



- First appeared in FreeBSD 11, work done by mmel@FreeBSD.Org
- Used for Nvidia Tegra, Allwinner and RockChip SoCs
- Clock driver registers clocks
- Driver can enable/disable/change frequency of clock in a SoCs independant way.
- Sadly no man pages



basic clocks type exists



- basic clocks type exists
- clk\_fixed : Either a fixed frequency or child of another clock
  + multiplier or divider



- basic clocks type exists
- clk\_fixed : Either a fixed frequency or child of another clock
  + multiplier or divider
- clk\_div : Support fractional divider or divider table



- basic clocks type exists
- clk\_fixed : Either a fixed frequency or child of another clock
  + multiplier or divider
- clk\_div : Support fractional divider or divider table
- clk\_mux : Simple multiple parent clock



- basic clocks type exists
- clk\_fixed : Either a fixed frequency or child of another clock
  + multiplier or divider
- clk\_div : Support fractional divider or divider table
- clk\_mux : Simple multiple parent clock
- All SoCs specific clock needs to be created



Subclass the clknode\_class (See clknode\_if.m)



- Subclass the clknode\_class (See clknode\_if.m)
- clknode\_init is called during the clock registration Should init the parent(s)



- Subclass the clknode\_class (See clknode\_if.m)
- clknode\_init is called during the clock registration Should init the parent(s)
- clknode\_setgate Enable/Disable the clock



- Subclass the clknode\_class (See clknode\_if.m)
- clknode\_init is called during the clock registration Should init the parent(s)
- clknode\_setgate Enable/Disable the clock
- clknode\_setmux Switch parent



- Subclass the clknode\_class (See clknode\_if.m)
- clknode\_init is called during the clock registration Should init the parent(s)
- clknode\_setgate Enable/Disable the clock
- clknode\_setmux Switch parent
- clknode\_recalc Refresh the cached value of the current clock frequency



- Subclass the clknode\_class (See clknode\_if.m)
- clknode\_init is called during the clock registration Should init the parent(s)
- clknode\_setgate Enable/Disable the clock
- clknode\_setmux Switch parent
- clknode\_recalc Refresh the cached value of the current clock frequency
- clknode\_setfreq Change the frequency of the clock



▶ 1) Device create a clock domain with *clkdom\_create* 



- ▶ 1) Device create a clock domain with *clkdom\_create*
- > 2) Create a clknode with *clknode\_create*



- 1) Device create a clock domain with clkdom\_create
- > 2) Create a clknode with *clknode\_create*
- ▶ 3) Register the clknode with *clknode\_register*



- 1) Device create a clock domain with clkdom\_create
- > 2) Create a clknode with *clknode\_create*
- ▶ 3) Register the clknode with *clknode\_register*
- Repeat 2 and 3 for every clock on the SoC and finalize the clock domain with *clkdom\_finit*



- 1) Device create a clock domain with clkdom\_create
- > 2) Create a clknode with *clknode\_create*
- ▶ 3) Register the clknode with *clknode\_register*
- Repeat 2 and 3 for every clock on the SoC and finalize the clock domain with *clkdom\_finit*
- Use clk\_set\_assigned to parse the 'assigned-clock' properties



# assigned-clock example (1)

assigned-clocks = <&cru DCLK\_LCDC>, <&cru SCLK\_PDM>, <&cru SCLK\_RTC32K>, <&cru SCLK\_UART0>, <&cru SCLK UART1>, <&cru SCLK UART2>, <&cru ACLK\_BUS\_PRE>, <&cru ACLK\_PERI\_PRE>, <&cru ACLK\_VIO\_PRE>, <&cru ACLK\_RGA\_PRE>, <&cru ACLK VOP PRE>, <&cru ACLK RKVDEC PRE>, <&cru ACLK RKVENC>. <&cru ACLK VPU PRE>. <&cru SCLK\_VDEC\_CABAC>, <&cru SCLK\_VDEC\_CORE>, <&cru SCLK VENC CORE>, <&cru SCLK VENC DSP>, <&cru SCLK SDIO>, <&cru SCLK TSP>, <&cru SCLK\_WIFI>, <&cru ARMCLK>, <&cru PLL\_GPLL>, <&cru PLL\_CPLL>, <&cru ACLK BUS PRE>. <&cru HCLK BUS PRE>. <&cru PCLK\_BUS\_PRE>, <&cru ACLK\_PERI\_PRE>, <&cru HCLK\_PERI>, <&cru PCLK\_PERI>, <&cru SCLK RTC32K>:


## assigned-clock example (2)

assigned-clock-parents = <&cru HDMIPHY>, <&cru PLL\_APLL>, <&cru PLL GPLL>, <&xin24m>, <&xin24m>, <&xin24m>; assigned-clock-rates = <0>, <61440000>, <0>, <24000000>, <24000000>, <24000000>, <1500000>, <1500000>, <10000000>, <10000000>, <10000000>, <10000000>, <5000000>, <10000000>, <10000000>, <10000000>, <5000000>, <5000000>, <5000000>, <5000000>, <24000000>, <60000000>, <491520000>, <1200000000>, <15000000>, <75000000>, <75000000>, <150000000>, <7500000>, <7500000>, <32768>:



### Clock API - Create a Reset provider

Usually same device as the clock unit



## Clock API - Create a Reset provider

- Usually same device as the clock unit
- Two DEVMETHODs hwreset\_assert and hwreset\_is\_asserted



## Clock API - Create a Reset provider

- Usually same device as the clock unit
- Two DEVMETHODs hwreset\_assert and hwreset\_is\_asserted
- Register as a reset provider with hwreset\_register\_ofw\_provider



Clocks for devices are standardized



- Clocks for devices are standardized
- Device driver get the clock using clk\_get\_by\_ofw\_name or clk\_get\_by\_ofw\_index



- Clocks for devices are standardized
- Device driver get the clock using clk\_get\_by\_ofw\_name or clk\_get\_by\_ofw\_index
- Enable/Disable using clk\_enable, disable, stop



- Clocks for devices are standardized
- Device driver get the clock using clk\_get\_by\_ofw\_name or clk\_get\_by\_ofw\_index
- Enable/Disable using clk\_enable, disable, stop
- Set/Get frequency using clk\_set,get\_freq



- Clocks for devices are standardized
- Device driver get the clock using clk\_get\_by\_ofw\_name or clk\_get\_by\_ofw\_index
- Enable/Disable using clk\_enable, disable, stop
- Set/Get frequency using clk\_set,get\_freq
- ► Free the clock using *clk\_release*



Starts we a few clocks - Mandatory PLLs, AHB clocks etc ... Also start with no set\_freq method



### Clock API - Advices

- Starts we a few clocks Mandatory PLLs, AHB clocks etc ... Also start with no set\_freq method
- Use clkdom\_dump after clkdom\_finit under boot verbose



## Clock API - Advices

- Starts we a few clocks Mandatory PLLs, AHB clocks etc ... Also start with no set\_freq method
- Use clkdom\_dump after clkdom\_finit under boot verbose
- Use the hw.clock sysctl



## Clock API - Advices

- Starts we a few clocks Mandatory PLLs, AHB clocks etc ... Also start with no set\_freq method
- Use clkdom\_dump after clkdom\_finit under boot verbose
- Use the hw.clock sysctl
- Make sure that your clock is really working and that it is not a bootloader leftover



#### **Device** Driver

Now you can write device drivers !!!



### **Device** Driver

- Now you can write device drivers !!!
- Check if a driver already exists in the tree
  Some Vendor often use a common IP as a base



### **Device** Driver

- Now you can write device drivers !!!
- Check if a driver already exists in the tree Some Vendor often use a common IP as a base
- ▶ Beware of docs, sometimes you need to read linux drivers ...



Questions ? Emmanuel Vadot manu@freebsd.org Twitter: @manuvadot Freelance contractor available for work

